# 2<sup>nd</sup> communication Logic 2 project report

Logic\_project\_70

**Super Register** 

**Team members** 

Engy Ashraf 70 Andrew Morcos 71

Mina Nabil 296 Youstina Abd Elmassih 325

# Super register project

### 1<sup>st</sup> Steps

We asked to design super register that performs eight operations:

- Load data
- Shift data to left
- Shift data to right
- Rotate data to left
- Rotate data to right
- Store data (store its state)
- Count up
- Count down

And to get first output of these operations according to control input -consists of three bits- and second output according to the first output.

So, we thought of this project in behavioral way, this by creating an entity containing all these ports:

- Data\_in (8 bits vector input).
- Control (3 bits vector input).
- Sh\_r,Sh\_l,clk(1 bit input).
- Data\_out1 (8 bits vector output).
- Data\_out2 (1 bit vector output).

Then creating its architecture which contains:

- Process.

In the process we wrote our algorithm which depends on using case statements and we switched between statements using the control input, so we converted 8 operations into 8 case statements, in each case we wrote the code which performs this case (operation) and as process is sensitive to CLK and control so at each rising edge the process checks which case should be done.

## 2<sup>nd</sup> schematic

By using QUARTUS program we converted our code into this block diagram



#### which consists of three main parts:



part1(inputs)



Part3(outputs)



### 3<sup>rd</sup> VHDL code

```
💠 Text Editor - C:/intelFPGA_lite/17.1/super_register - super_register - [super_reg.vhd]
 <u>File Edit View Project Processing Tools Window Help</u>
  1
      | 🐽 📅 | 🏗 ோ 🖪 🗗 🚹 | 🕡 🖫 | 🛂 | 267 📃
           library ieee;
use ieee.std_logic_1164.all;
  1
           use ieee.std_logic_unsigned.all;
        □ entity super_register is

| generic (N: integer := 8);

□ port(data_in: in std_logic
  6
7
                           data_in : in std_logic_vector(N-1 downto 0);
data_sh_l,data_sh_r,clk : in std_logic;
control : in std_logic vector(2 downto 2)
  8
                            control : in std_logic_vector(2 downto 0);
data_out1: buffer std_logic_vector(N-1 downto 0);
  9
10
11
                            data_out2: out std_logic);
12
          end super_register;
13
14
        □architecture behavoir of super_register is
15
        ⊟begin
16
                process(control,clk)
        variable tmp : std_logic;
variable zero_all : std_logic_vector(N-1 downto 0) := (others => '0');
variable one_all : std_logic_vector(N-1 downto 0) := (others => '1');
17
18
19
20
                begin
if clk'event and clk = '1' then
21
22
23
24
        case control is
when "000" =>
                                when
                                                   => --load new data
                                data_out1 <= data_in;
when "001" => -- right shift
    l_shift: for i in 0 to N-2 loop
    data_out1(i) <= data_out1(i+1);
end_loop;</pre>
25
26
27
28
29
30
        白
                                      end loon:
                               data_out1(N-1) <= data_sh_r;
when "010" => -- left shift
r_shift: for i in N-1 downto 1 loop
data_out1(i) <= data_out1(i-1);</pre>
31
32
33
34
35
36
37
38
39
        end loop:
                               data_out1(0) <= data_sh_||;
when "011" => -- left rotate
tmp := data_out1(0);
l_rotate: for i in 0 to N-2 loop
data_out1(i) <= data_out1(i+1);</pre>
        end loop;
40
                                     data_out1(N-1) <= tmp;
en "100" => -- right rotate
tmp := data_out1(N-1);
41
42
43
                                     r_rotate: for i in N-1 downto 1 loop data_out1(i) <= data_out1(i-1);
        ፅ
44
45
                                      end loop;
                                data_out1(0) <= tmp;
when "101" => --store present state
46
47
48
                                      data_out1<=data_out1;
49
                                when "110" => -- count up
                                      data_out1 <= data_out1 + 1 ;</pre>
50
51
52
53
                                when others => -- count down
                                      data_out1 <= data_out1 - 1;
                           end case;
54
55
                           if(data_out1 = zero_all or data_out1 = one_all) then
  data_out2 <= '1';</pre>
56
57
        占
58
                                data_out2 <= '0';
59
                           end if:
60
61
62
                      end if:
                end process;
63
           end behavoir;
64
```

This is libraries declaration, we use here three libraries

- leee
- leee.std logic 1164.all.
- leee.std\_logic\_unsigned.all (we use this to perform adding on a vector)
- 1) Entity declaration
  - Generic (It gives us ability to extend our register to more than 8 bits)
  - Ports
- 2) Architecture
  - Process
    - a) Variable
      - Tmp (we use it to save the last or first bit in rotating mode)
    - b) constants
      - Zero\_all (we use it to compare between it and data\_out having same size)
      - One\_all (we use it to compare between it and data\_out having same size)
    - c) Process body
      - Case statements
        - i) Loading data
        - Right shifting using for loop to pass each bit to its right adjacent one
        - iii) Left shifting using for loop to pass each bit to its left adjacent one
        - iv) Left rotating using for loop like left shifting but without inserting external bit
        - Right rotating using for loop like right shifting but without inserting external bit
        - vi) Storing data by passing output again to the output using buffer
        - vii) Counting up by simply adding one to the output state
        - viii) Counting down by simply subtracting one from the output state
      - If statement

Used to assign to the second output 1 if the first output is 1111111 or

00000000 else it assigns it with 0

## 4<sup>th</sup> simulations









